# A Simple Method for Extraction of Threshold Voltage of FD SOI MOSFETs

Grzegorz Gluszko, Daniel Tomaszewski, Jolanta Malesinska, Krzysztof Kucharski Division of Silicon Microsystem and Nanostructure Technology 05-500 Piaseczno, Poland, Instytut Technologii Elektronowej (ITE) ul. Pulawska 34, 05-500 Piaseczno, Poland e-mail: ggluszko@ite.waw.pl

Abstract—Methods of a MOSFET threshold voltage extraction have been briefly described. A possibility of their application for characterization of a fully-depleted SOI MOSFETs has been discussed. A simple method for SOI MOSFET threshold voltage characterization has been proposed. The concept has been verified based on experimental data obtained for SOI MOSFETs manufactured in ITE.

*Index Terms*—CMOS, Fully-depleted SOI, Threshold voltage, Parameter extraction

#### I. INTRODUCTION

A threshold voltage extraction is one of the basic steps of the CMOS technology characterization and process design kit (PDK) development [1]. In the case of bulk CMOS technology the threshold voltage dependence on substrate bias, a so-called body-bias effect is used for substrate characterization, e.g. for extraction of substrate doping concentration. Moreover parameters of the threshold voltage dependence on substrate bias are of primary in so-called threshold voltage-based models (e.g. BSIM model family [2], EKV [3]) used for IC design. In the case of SOI CMOS (in particular fully-depleted) circuits and devices the threshold voltage still remains one of the most important device parameters [4]. Its body bias dependence is extensively used for local biasing of IC blocks [5]. It may be also used for the channel conductivity modulation in the sensor applications of FD SOI MOSFETs, e.g. for biomolecule/ion detection [6], or for sub-terahertz radiation detection [7]. However its dependence on substrate bias is different than in the bulk CMOS devices. Moreover the extraction of the threshold voltage dependence on the substrate bias is not a trivial task if a full spectrum of substrate bias from negative to positive values is necessary.

In the presented work a standard model of the FD SOI MOSFET threshold voltage and three standard methods of its extraction have been presented. Also a simple, empirical method for the threshold voltage extraction has been introduced. This approach is predestined for FD SOI MOSFETs. Next, I-V characteristics measured for the FD SOI technology [8] have been used for the threshold voltage extraction. The obtained results have been discussed and compared.

# II. FD SOI CMOS PROCESS CHARACTERIZATION

A Lin-Fossum model [9] of the threshold voltage of the FD SOI MOSFETs comprises accumulation, depletion and inversion conditions. Though simple it may be efficiently used for threshold voltage mapping and for extraction of the process parameters. The model consists of three formulae (1-3) valid for different bias conditions at the bottom Si-SiO<sub>2</sub> interface, namely for accumulation (A), inversion (I) and depletion (D).

$$\mathbf{V}_{\mathrm{T,f}}^{\mathrm{A}} \approx \mathbf{V}_{\mathrm{FB,f}} + \left(1 + \frac{C_{\mathrm{b}}}{C_{\mathrm{ox,f}}}\right) \cdot 2\phi_{\mathrm{B}} - \frac{Q_{\mathrm{b}}}{2C_{\mathrm{ox,f}}} \tag{1}$$

$$V_{T,f}^{I} \approx V_{FB,f} + 2\phi_{B} - \frac{Q_{b}}{2C_{ox,f}}$$
(2)

$$V_{T,f}^{D} \approx V_{T,f}^{A} - \frac{C_{b} \cdot C_{ox,b}}{C_{ox,f} \cdot (C_{b} + C_{ox,b} + C_{s,b})} (V_{G,b} - V_{G,b}^{A})$$

$$\approx V_{T,f}^{I} - \frac{C_{b} \cdot C_{ox,b}}{C_{ox,f} \cdot (C_{b} + C_{ox,b} + C_{s,b})} (V_{G,b} - V_{G,b}^{I})$$
(3)

where the variables have the meanings mentioned in Table I.  $V_{G,b}$  is a substrate (bulk gate) bias. Its values at accumulation/depletion, and depletion/inversion boundaries at the bottom Si/SiO<sub>2</sub> interface are given by (4), (5) respectively.

$$V_{G,b}^{A} \approx V_{FB,b} - \frac{C_{b}}{C_{ox,b}} \cdot 2\phi_{B} - \frac{Q_{b}}{2C_{ox,b}}$$
(4)

$$V_{G,b}^{I} \approx V_{FB,b} + \left(1 + \frac{C_{s,b}}{C_{ox,b}}\right) \cdot 2\phi_{B} - \frac{Q_{b}}{2C_{ox,b}}$$
(5)

Other variables in formulae (1)-(5) and in the Table I have their standard meanings.

The theoretical threshold voltage vs substrate bias dependence is represented by a piece-linear curve. However experimental extraction of a part of this line corresponding to the inversion conditions at the bottom Si/SiO2 interface is not trivial, because the front channel current is masked by the back channel current. In Fig.1 the n-channel MOSFET experimental  $I_D$ -V<sub>Gf</sub> characteristics family is shown [8].

The work was supported by The National Centre for Research and Development, Poland under grant "Multipixel detector of THz radiation based on selective MOS transistors and its application in biology, medicine and safety installations", PBS1/A9/11/2012

TABLE I. FD SOI MOSFET THRESHOLD VOLTAGE PARAMETERS

| Param.           | Definition                             | Description                                                                                              |
|------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------|
| Cox,f/b          | $\epsilon_{ox}/t_{ox,f/b}$             | capacitance of front/bulk gate (per unit area)                                                           |
| $V_{FB,f/b}$     | $\phi_{MS,f/b} - q_{f,f/b}/C_{ox,f/b}$ | front/bulk-gate flatband voltage (as for bulk MOSFET)                                                    |
| Cb               | $\epsilon_{Si}/t_b$                    | capacitance of depleted Si film (per unit area)                                                          |
| C <sub>s,b</sub> | $q \cdot N_{s,b}$                      | capacitance related to fast surface<br>states at bottom Si/SiO <sub>2</sub> interface (per<br>unit area) |
| q <sub>b</sub>   | $-q \cdot N_A \cdot t_b$               | depleted Si film charge per unit area                                                                    |
| $\phi_{\rm B}$   | $kT/q \cdot ln(N_A/n_i)$               | Si film Fermi potential;                                                                                 |



Figure 1. Input I<sub>D</sub>-V<sub>G,f</sub> characteristics of the FD SOI nMOSFET; channel width=20μm, length=2μm, a back channel turning-on along with increasing substrate bias is clearly visible

Below several methods and their potential feasibility for the FD SOI CMOS are briefly discussed. Most of them are widely known and described e.g. in [10, 11].

#### A. Threshold Voltage Extraction Based on Constant Drain Current

This is a technical threshold voltage measure. I takes into account a total drain current value. The back channel operation in the FD SOI MOSFETs cannot be eliminated. Thus the method may be a priori excluded from further considerations.

## B. Threshold Voltage Extraction Based on Linear Extrapolation of $I_D$ - $V_G$ Data

A standard, most frequently used method of threshold voltage extraction is based on transfer  $I_D$ - $V_G$  MOSFET characteristics. It is based on intersection point between the  $V_G$  axis and the line tangent to the  $I_D$ - $V_G$  curve at the point  $V_G$  where the transconductance  $g_m$  reaches maximum. In this approach the  $I_D$ - $V_G$  data measured at small drain voltage  $V_D$  are used. This method does not account for the back channel operation as well, thus it is not feasible in the case of FD SOI MOSFET characterization. Nevertheless it will be further illustrated based on the experimental data.

# C. Threshold Voltage Extraction Based on Linear Extrapolation of $I_D/g_m^{0.5}$ - $V_G$ Data

The next method used for extraction of the MOSFET threshold voltages is based on  $I_D/g_m^{0.5}$ - $V_G$  data [10]. In this method the influence of a non-zero serial source/drain resistances, and of mobility degradation due to transversal gate electrical field are theoretically eliminated. In the case of the effect in the conventional bulk MOSFETs the method leads to linear  $I_D/g_m^{0.5}$ - $V_G$  dependence. The method will be illustrated based on experimental data in the next section, although it should be mentioned, that it does not meet needs of the FD SOI CMOS characterization.

## D. Threshold Voltage Extraction Based on $d(g_m/I_D)/dV_G-V_G$ Data

An interesting method for the threshold voltage extraction has been introduced quite recently in [13]. The method consists in evaluation of the  $d(g_m/I_D)/dV_G-V_G$  characteristics. The threshold voltage corresponds to a maximum of this curve. The method is computationally equivalent to the method based on derivative of gate capacitance approach, thus should be nonsensitive to the effects originating from the charge transport in the channel, e.g. serial resistance, mobility degradation etc. The method has been tested against FD SOI devices. However the tests have not comprise back channel conduction conditions. Moreover it should be noted, that this approach requires highquality, smooth  $I_D-V_G$  measurements, because next these data are twice differentiated. Any disturbances of the original  $I_D-V_G$ data may introduce serious errors in the extraction results.

#### E. Threshold Voltage Extraction Based on Linear Extrapolation of Corrected $I_D$ - $V_G$ Data

This method applies only to the SOI MOSFETs, so an appropriate notation will be used in this subsection. It may be easily noticed, that at the front gate bias corresponding to the accumulation conditions at the top Si-SiO<sub>2</sub> interface (V<sub>G,f</sub> < -2 V) a large drain current is visible (Fig. 1). This current flows along the back channel, and it may be stated, that it depends on the back-gate bias, but depends very weakly on the front-gate bias. If the back-channel current is subtracted from the I<sub>D</sub>-V<sub>G,f</sub> data, then a new, corrected curve family is obtained. It is shown in Fig. 2. In accordance with the Lim-Fossum theory [9] a crowding of the I<sub>D</sub>-V<sub>G,f</sub> curves at the back-gate accumulation (V<sub>G,b</sub> < -30 V) and inversion (V<sub>G,b</sub> > 10 V) ranges may be observed. The overlapping of the characteristics means, that at the inversion or accumulation at the bottom Si/SiO<sub>2</sub> interface the threshold voltage is almost constant with no respect to the back-gate voltage.

#### III. EXPERIMENTAL

For experimental validation of the extraction methods test devices fabricated in ITE [8] have been used.

#### A. FD SOI CMOS Technology

The FD SOI CMOS technology has been transferred to ITE within collaboration with Université Catholique de Louvain (UCL) supported by TRIADE project [14]. Main features of



Figure 2. Front channel current-voltage characteristics of the FD SOI nMOSFET after drain current correction.

this process are as follows: supply voltage 3 V, threshold voltage 0.3 V, and min poly-silicon gate width 1.5  $\mu$ m. The threshold voltage values have been obtained after boron implantations into the channel at energy=20 keV with doses  $5 \cdot 10^{11}$  cm<sup>-2</sup> (P1 for PMOSFETs) and  $8 \cdot 10^{11}$  cm<sup>-2</sup> (P2 for NMOSFETs) respectively. The NMOSFETs are operated as enhancement-mode devices, whereas the PMOSFETs are accumulation-mode devices. However it is worthwhile to mention, that in the test structures different types of n- and p-channel MOSFETs are included. Namely, via superposition of two boron doses P1, P2 mentioned above it is possible to get four variants of n- and p-channel MOSFETs with different doping concentrations in the channel (no implant, P1, P2, P1+P2). A schematic cross-section of the FD SOI CMOS pair is shown in Fig. 3.



Figure 3. Cross-section of a complementary pair of the FD SOI MOSFETs.

#### B. Electrical Measurements

Measurements of transfer characteristics of transistors have been carried out on semi-automatic probe station using Keithley 236 and 237 source-measure units (SMUs). Front gate and drain pads have been connected with two 236 SMUs, whereas the substrate (i.e. back gate) has been biased through the probe station chuck by the 237 SMU. The MOSFET transfer I<sub>D</sub>-V<sub>G,f</sub> characteristic have been measured for small drain voltage equal to 50 mV.

## C. Threshold Voltage Extraction

As it has been mentioned earlier, the extraction of threshold voltage based on intersection point between the abscissa and the line tangent to the  $I_D$ - $V_{G,f}$  curve gives incorrect values if the bottom interface of FD SOI structure is in inversion. This situation may be observed in Fig. 4 for the back gate voltages ( $V_{G,b}$ ) above 10 V. The threshold voltage extracted this way would be about -3 V for the back-gate voltage  $V_{G,b} = 50$  V, whereas the correct value determined after drain current correction is -0.7 V (Fig. 4).



Figure 4. Extraction of the front-gate threshold voltage V<sub>th,f</sub> using a linear approximation of the I<sub>D</sub>-V<sub>G,f</sub> characteristics; FD SOI nMOSFET; channel width=20μm, length=2μm; inversion at the bottom interface.

The similar effects occur if the method based on linear extrapolation of  $I_D/g_m^{0.5}$ -V<sub>G</sub> data is used (Fig. 5), however the obtained values are closer to the correct ones than in the previous case.



Figure 5. Extraction of the front-gate threshold voltage  $V_{th,f}$  using a linear extrapolation of  $I_D/g_m^{0.5}$ - $V_{G,f}$  data; FD SOI nMOSFET; channel width=20µm, length= 2µm; inversion at the bottom interface.

In the last of the compared methods, the measurements data have been twice differentiated. As a consequence, the analyzed characteristics exhibit significant distortion. In our research we have observed this effect even in case of bottom interface in accumulation as it is shown in Fig. 6. Determining the exact value of the threshold voltage without smoothing the data is very difficult. In the case of bottom interface bias providing the inversion conditions we have received characteristics that are difficult to interpret (Fig. 7). Extraction of the threshold voltage based on such data is impossible.



Figure 6. Threshold voltage extraction method based on  $d(g_m/I_D)/dV_G^-V_G$  data in case of bottom interface in accumulation.



Figure 7. Threshold voltage extraction method based on  $d(g_m/I_D)/dV_G$ - $V_G$  data in case of bottom interface in inversion.

#### IV. DISCUSSION OF RESULTS

Comparison of the results of the threshold voltage extraction by means of different methods is shown in Fig. 8. It is worth to notice that in the case of accumulation at the bottom interface ( $V_{G,b} < -20$  V) all the extracted values are consistent. Completely different behavior is observed when the bottom interface enters the inversion. Under these conditions determining the proper value of the threshold voltage without drain current correction was impossible. After the correction of the drain current the dependence of extracted threshold voltage on substrate bias was in line with expectations.



Figure 8. Comparison between  $I_D$ - $V_G$ ,  $I_D/g_m^{0.5}$ - $V_G$ ,  $d(g_m/I_D)/dV_G$ - $V_G$  and  $I_D$ - $V_G$  with drain current correction methods of the threshold voltage extraction for the FD SOI MOSFETs.

Based on the formula (3) a silicon film thickness may be determined. The results obtained for a set of the n-channel transistors and with different concentration of dopants in the channel region are shown in Fig. 9. As it can be seen the results exhibit a significant spread. In the case of transistors with higher doping concentration (NP2N) we observed higher dispersion of extracted thickness of active layer. In all the cases the obtained results are higher than the technological silicon film thickness measured by means of optical methods. This is due to the large sensitivity of the method on inaccurate determination of the slope of  $V_{T,f}^{D}-V_{G,b}$  curve in the full depletion range (depletion at the bottom interface).



#### Number of transistor

Figure 9. Silicon film thickness extracted for different transistors based on the Lim-Fossum model.

#### V. SUMMARY

An efficient, empirical method for the threshold voltage of the FD SOI MOSFETs has been presented. The method has been discovered in particular to cope with the problem of extraction of the front-gate threshold voltage for the inversion conditions at the bottom  $Si-SiO_2$  interface. In this range of the FD SOI MOSFET operation other methods seem to be not fully functional. They have been briefly described in the paper and their shortcomings in the bias range mentioned above have been discussed.

The proposed method is moderately sensitive to the noise of the experimental  $I_D$ - $V_{G,f}$  data, because it does not require second-order derivation of the characteristics. Because it allows to reconstruct the  $V_{th,f}$ - $V_{G,b}$  characteristics in the full range of back-gate bias it provides the user with a tool for evaluation of the Si film thickness. In the paper such calculations have been done for the set of devices manufactured in ITE. The results are not fully consistent with ellipsometry measurements and exhibit a spread. Nevertheless, it is expected that via more accurate electrical measurements for a refined back-gate bias grid the proposed method would give results close to optical characterization results.

#### REFERENCES

- N. Arora, "MOSFET modeling for VLSI simulation: theory and practice", World Scientific Publishing Company, 2007.
- [2] BSIM model family website: http://www-device.eecs.berkeley.edu/bsim/
- [3] EKV model website: http://ekv.epfl.ch/
- J.-P. Colinge, "Silicon-on-Insulator Technology: Materials to VLSI", 3<sup>rd</sup> Ed.,Kluwer Academic Publishers, 2004
- [5] C. Fenouillet-Beranger. et al., "CMOS performance enhancement with FDSOI technology", Joint 7<sup>th</sup> Int. Workshop "Functional Nanomaterials and Devices" and 2<sup>nd</sup> Ukrainian-French Seminar "Semiconductor-On-Insulator materials, devices and circuits: physics, technology & diagnostic", Kiev, April 8-11, 2013

- [6] M. Zaborowski, et al., "Development of Si Nanowire Chemical Sensors", 26th European Conf. on Solid-State Transducers (EUROSENSORS), Krakow, Sept 9-12, 2012, in Procedia Engineering, Vol. 47, 2012, pp. 1053–56
- [7] J. Łusakowski, et al., "Planar Antennas for Detection of 340 GHz Band with Single Si Metal-Oxide-Semiconductor Field-Effect Transistors", 36th Int. Conf. Infrared, Millimeter, and Terahertz Waves (IRMMW-THz), Houston (USA) 2-7 October 2011
- [8] K. Kucharski, et al., "Implementation of FD SOI CMOS Technology in ITE", 10<sup>th</sup> Electron Technology Conference ELTE 2010, Wroclaw, Sept 22-25, 2010
- [9] H.-K. Lim, and J.G. Fossum, "Threshold Voltage of Thin-Film Siliconon-Insulator (SOI) MOSFET's", IEEE Trans. El. Dev., ED-30, No. 10, Oct. 1983, pp. 1244-1251
- [10] D. K. Schroder, "Semiconductor material and device characterization", 3<sup>rd</sup> Ed., John Wiley & Sons, Inc., 2006
- [11] A. Ortiz-Conde, et al., "A review of recent MOSFET threshold voltage extraction methods, Microelectronics Reliability, 42 (2002), pp. 583-596
- [12] G. Ghibaudo, "New Method for the Extraction of MOSFET Parameters", Electronics Letters, Vol. 24, No. 9, pp. 543-545, 28th April 1988
- [13] D. Flandre, V. Kilchytska, and T. Rudenko, "g<sub>m</sub>/I<sub>d</sub> Method for Threshold Voltage Extraction Applicable in Advanced MOSFETs With Nonlinear Behavior Above Threshold", IEEE Electron Device Letters, Vol. 31, No. 9, Sept 2010, pp. 930-932
- [14] Website of FP7 project TRIADE (completed by Nov 2012) http://triade.wscrp.com